• Thumbnail for PA-RISC
    Precision Architecture RISC (PA-RISC) or Hewlett Packard Precision Architecture (HP/PA or simply HPPA), is a general purpose computer instruction set...
    16 KB (1,271 words) - 13:53, 24 March 2024
  • Thumbnail for Reduced instruction set computer
    LoongArch, Motorola 88000, the MIPS architecture, PA-RISC, Power ISA, RISC-V, SuperH, and SPARC. RISC processors are used in supercomputers, such as the...
    58 KB (6,815 words) - 11:31, 8 July 2024
  • Thumbnail for PA-8000
    The PA-8000 (PCX-U), code-named Onyx, is a microprocessor developed and fabricated by Hewlett-Packard (HP) that implemented the PA-RISC 2.0 instruction...
    22 KB (3,114 words) - 00:19, 3 July 2024
  • NX bit (section PA-RISC)
    Translation lookaside buffer (TLB) entries and page table entries in PA-RISC 1.1 and PA-RISC 2.0 support read-only, read/write, read/execute, and read/write/execute...
    10 KB (1,182 words) - 16:29, 5 July 2024
  • Thumbnail for HP 9000
    FOCUS designs. From the mid-1980s, the line was transitioned to HP's new PA-RISC architecture. Finally, in the 2000s, systems using the IA-64 were added...
    29 KB (4,051 words) - 11:33, 1 April 2024
  • Thumbnail for HP-UX
    proprietary FOCUS architecture, and later HP 9000 Series models based on HP's PA-RISC instruction set architecture. HP-UX was the first Unix to offer access-control...
    27 KB (2,953 words) - 22:53, 18 April 2024
  • RISC-V (pronounced "risk-five": 1 ) is an open standard instruction set architecture (ISA) based on established reduced instruction set computer (RISC)...
    130 KB (13,546 words) - 16:19, 23 June 2024
  • Thumbnail for HP 3000
    development of a new RISC processor, which emerged as the PA-RISC platform. The HP 3000 CPU was reimplemented as an emulator running on PA-RISC and a recompiled...
    41 KB (5,001 words) - 17:04, 14 July 2024
  • Motorola 68000 family based NeXT computers, Intel x86, Sun SPARC, and HP PA-RISC-based systems. NeXT separated the underlying operating system from the...
    20 KB (1,543 words) - 16:43, 19 June 2024
  • Thumbnail for Executable and Linkable Format
    Executable Format) Haiku, an open source reimplementation of BeOS RISC OS Stratus VOS, in PA-RISC and x86 versions SkyOS Fuchsia OS Z/TPF HPE NonStop OS Deos...
    41 KB (2,289 words) - 15:50, 5 July 2024
  • Thumbnail for Debian version history
    introduced and Debian was ported to the following architectures: IA-64, PA-RISC (hppa), mips and mipsel and IBM ESA/390 (s390). Point releases: 3.0r1 (16 December...
    118 KB (9,850 words) - 20:11, 6 July 2024
  • Hewlett-Packard PA-RISC, which are associated with virtual addresses, and which allow multiple keys per process. In the Itanium and PA-RISC architectures...
    18 KB (2,273 words) - 11:11, 19 March 2024
  • RISC in Wiktionary, the free dictionary. RISC is an abbreviation for reduced instruction set computer. RISC or Risc may also refer to: Berkeley RISC Classic...
    1 KB (208 words) - 00:21, 16 January 2024
  • Guide. Hewlett-Packard, PA-RISC 2.0 Architecture, 1995, pages 2-21 and 7-103. Archived on Jun 21, 2020. RISC-V Foundation, The RISC-V Instruction Set Manual...
    21 KB (1,608 words) - 04:27, 18 June 2024
  • PA-7000 PA-RISC Version 1.0 (32-bit) PA-7100 PA-RISC Version 1.1 PA-7100LC PA-7150 PA-7200 PA-7300LC PA-8000 PA-RISC Version 2.0 (64-bit) PA-8200 PA-8500...
    10 KB (741 words) - 20:22, 15 May 2024
  • The following is a partial list of products manufactured under the Hewlett-Packard brand. HP categories of printers as of November 2014 are: Black and...
    65 KB (7,226 words) - 16:15, 5 July 2024
  • released a port of OSF/1 to the early HP 9000/700 workstations based on the PA-RISC 1.1 architecture. This was withdrawn soon afterwards due to lack of software...
    18 KB (1,645 words) - 13:03, 22 June 2024
  • Thumbnail for PA-7100
    The PA-7100 is a microprocessor developed by Hewlett-Packard (HP) that implemented the PA-RISC 1.1 instruction set architecture (ISA). It is also known...
    5 KB (488 words) - 12:38, 23 November 2022
  • Thumbnail for PA-7100LC
    The PA-7100LC is a microprocessor that implements the PA-RISC 1.1 instruction set architecture (ISA) developed by Hewlett-Packard (HP). It is also known...
    7 KB (894 words) - 21:16, 17 May 2024
  • Thumbnail for X86-64
    fewer registers than many RISC instruction sets (e.g. Power ISA has 32 GPRs; 64-bit ARM, RISC-V I, SPARC, Alpha, MIPS, and PA-RISC have 31) or VLIW-like machines...
    114 KB (11,438 words) - 17:47, 10 July 2024
  • Thumbnail for OpenStep
    to run on 32-bit Intel x86-based "IBM-compatible" personal computers, PA-RISC-based workstations from Hewlett-Packard, and SPARC-based workstations from...
    19 KB (2,281 words) - 04:28, 21 April 2024
  • Thumbnail for HPE Superdome
    to 32 sockets (up to 128 cores) and 4 TB of memory. The Superdome used PA-RISC processors when it debuted in 2000. Since 2002, a second version of the...
    10 KB (1,206 words) - 17:37, 4 July 2024
  • Thumbnail for NeXT
    NeXT (redirect from NeXT RISC Workstation)
    ported to PA-RISC- and SPARC-based platforms, for a total of four versions: NeXTSTEP/NeXT (for NeXT's own hardware), NeXTSTEP/Intel, NeXTSTEP/PA-RISC, and...
    60 KB (5,839 words) - 07:10, 3 July 2024
  • instruction set architecture as the link register. In some others, such as PA-RISC, RISC-V, and the IBM System/360 and its successors, including z/Architecture...
    6 KB (655 words) - 19:38, 10 March 2024
  • Berkeley RISC is one of two seminal research projects into reduced instruction set computer (RISC) based microprocessor design taking place under the Defense...
    21 KB (3,113 words) - 01:33, 23 April 2024
  • permissions, such as Sun's SPARC and SPARC64, AMD's x86-64, Hewlett-Packard's PA-RISC, HP's (originally Digital Equipment Corporation's) Alpha, and ARM. The...
    7 KB (910 words) - 20:38, 1 July 2024
  • chipset which supports both PA-RISC and Itanium 2 CPUs. The 10U rx7640 is based on the SX2000 chipset which supports both PA-RISC and Itanium 2 CPUs. Maximum...
    15 KB (2,059 words) - 17:35, 4 July 2024
  • Thumbnail for GUID Partition Table
    MIPS little‐endian) 700BDA43-7A34-4507-B179-EEB93D7A7CA3 Root partition (PA-RISC) 1AACDB3B-5444-4138-BD9E-E5C2239B2346 Root partition (32‐bit PowerPC)...
    79 KB (2,953 words) - 02:22, 5 July 2024
  • Thumbnail for Single instruction, multiple data
    SIMD to meet the demand. Hewlett-Packard introduced MAX instructions into PA-RISC 1.1 desktops in 1994 to accelerate MPEG decoding. Sun Microsystems introduced...
    32 KB (3,721 words) - 19:11, 5 July 2024
  • Thumbnail for Itanium
    classic VLIW. HP intended to use these features in PA-WideWord, the planned successor to their PA-RISC ISA. EPIC was intended to provide the best balance...
    167 KB (15,000 words) - 01:56, 8 July 2024